## VIENNA UNIVERSITY OF TECHNOLOGY

# 360.252 Computational Science on Many Core Architectures

Institute for Microelectronics

## Exercise 5

Authors: Camilo Tello Fachin 12127084

 $\label{eq:Supervisor:Dipl.-Ing.Dr.techn.} Supervisor:$  Dipl.-Ing. Dr.techn. Karl Rupp

November 22, 2022





## **Abstract**

Here documented the results of exercise 5, that was quite fun actually!

## Contents

| 1 | Perf                             | Formance Modeling: Parameter Identification (5/5 Points)                                    | 1 |
|---|----------------------------------|---------------------------------------------------------------------------------------------|---|
|   | 1.1                              | Task 1a - PCI Express latency for cudaMemcpy() in $\mu s$ (1 Point)                         | 1 |
|   | 1.2                              | Task 1b - Kernel Launch Latency in $\mu$ s (1 Point)                                        | 2 |
|   | 1.3                              | Task 1c - Practical Peak Memory Bandwidth in GB/s (1 Point)                                 | 3 |
|   | 1.4                              | Task 1d - Maximum Number of atomicAdd() / s                                                 | 4 |
|   | 1.5                              | Task 1e - Peak FLOP's (i.e. $\alpha+=\beta\cdot\gamma$ ) for double's as GFLOPs/s (1 Point) | 5 |
| 2 | Conjugate Gradients (5/5 Points) |                                                                                             | 6 |
|   | 2.1                              | Task 2a - A CUDA Kernel for the Matrix-Vector Product (1 Point)                             | 6 |
|   | 2.2                              | Task 2b - CUDA Kernels for Vector Operations (2 Points)                                     | 7 |
|   | 2.3                              | Task 2c - Convergence Behaviour of CUDA Cojungate Gradient (1 Point)                        | 8 |
|   | 2.4                              | Task 2d - Which Parts are worthwile optimizing? (1 Point)                                   | 9 |



## 1 Performance Modeling: Parameter Identification (5/5 Points)

#### 1.1 Task 1a - PCI Express latency for cudaMemcpy() in $\mu s$ (1 Point)

In order to find the latencies for the K40 Tesla and the RTX 3060 GPU's, the assumption is made that timings one is able to measure with timer.hpp and <iostream> the following quantities: a latency  $\ell$ , a constant time for cudaMemcpy()'ing one double called  $T_{\text{double}}$ , two timings one measures  $T_1$  and  $T_2$  and an arbitrary positive integer N to cudaMemcpy() a vector of doubles of length N.

$$\ell + T_{ exttt{double}} = T_1$$

$$\ell + \mathbf{N} \cdot T_{ exttt{double}} = T_2$$

$$\rightarrow \ell = \frac{T_2 - T_1 \cdot \mathbf{N}}{1 - \mathbf{N}}$$

With this model assumption one can obtain the latency  $\ell$  for both devices. The calculation of the above equation can be seen in the listing below in line 28.

#### C++ Cuda Code Obtaining the latency

```
1
    int N = 1e7;
    double *x = (double *)malloc(sizeof(double));
 3
    double *x_N = (double *)malloc(sizeof(double) * N);
 4
    *x = 1;
    std :: fill (x_N, x_N + N, 1);
 5
    double *cuda_x, *cuda_x_N;
 6
 7
    cudaMalloc(&cuda_x, sizeof(double));
 8
    cudaMalloc(&cuda_x_N, sizeof(double) * N);
 9
10
     std:: vector < double > timings_double(100, 0.0);
11
     std:: vector < double > timings_N_doubles (100, 0.0);
12
13
     for ( size_t i=0; i<=100; ++i){
      timer.reset();
14
      cudaMemcpy(cuda_x, x, sizeof(double), cudaMemcpyHostToDevice);
15
16
      cudaDeviceSynchronize();
      timings_double[i] = timer.get();
17
18
19
    double timing_double = findMedian(timings_double, 100);
20
21
     for ( size_t i=0; i<=100; ++i){
22
      timer.reset();
      cudaMemcpy(cuda_x_N, x_N, sizeof(double)*N, cudaMemcpyHostToDevice);
23
24
      timings_N_doubles[i] = timer.get();
25
      cudaDeviceSynchronize();
26
27
    double timing_N_doubles = findMedian(timings_N_doubles, 100);
28
    double latency = (timing_N_doubles - timing_double*N)/(1-N);
```

```
PCI Express gen3 Latency on RTX3060: 3.99926 \mu s PCI Express gen3 Latency on K40 TESLA: 8.9987 \mu s
```



### 1.2 Task 1b - Kernel Launch Latency in $\mu s$ (1 Point)

Task 1b is relatively straight forward, just launch a high number of empty kernels with <<<1,1>>> and find the median time!

#### C++ Cuda Code for Kernel Launch Latency

```
1
     __global__ void cuda_5_1b()
2
    // Kennt's ihr eh Spiegeldondi? - Mahatma Ghandi, ca. 1940 - idea of an empty Kernel..
3
4
    }
5
    int main() {
6
7
    Timer timer;
    std:: vector < double > timings(100, 0.0);
8
9
    for \{ size_t \ i=0; i<100; ++i \} 
10
      timer.reset();
11
12
      cuda_5_1b <<<1, 1>>>();
13
      cudaDeviceSynchronize();
14
      timings[i] = timer.get();
15
      cudaDeviceSynchronize();
16
17
    double latency = findMedian(timings, 100);
    std::cout << "Kernel Launch Latency: " << latency << std::endl;
18
```

```
Kernel Launch Latency on RTX3060: 10 \mu s Kernel Launch Latency on K40 TESLA: 5 \mu s
```



#### 1.3 Task 1c - Practical Peak Memory Bandwidth in GB/s (1 Point)

The Numbers for the obtained Peak Memory Bandwidth are in the legend of Figure 1 and the relevant code chunks in the listing below.

#### C++ Cuda Code for Peak Memory Bandwidth

```
__global__ void cuda_5_1c(double *x, double *y, double *z, int N)
 1
 2
 3
        unsigned int total_threads = blockDim.x * gridDim.x;
 4
        unsigned int global_tid = blockldx.x * blockDim.x + threadldx.x;
        for (unsigned int i = global_tid; i < N; i += total_threads) {</pre>
 5
 6
          z[i] = x[i] + y[i];
 7
 8
 9
     }
10
      for(int j=0; j < median_int; j++){
11
12
        cudaDeviceSynchronize();
13
        timer.reset();
        cuda_5_1c<<<((N_vec[i]+255)/256), 256>>>(gpu_x, gpu_y, gpu_z, N_vec[i]);
14
15
        cudaDeviceSynchronize();
        timings.push_back(timer.get());
16
17
18
     peak_bw.push_back((3*N_vec[i]*sizeof(double)*pow(10,-9))/findMedian(timings, median_int));
19
20
     timings.clear();
     \mathsf{std} :: \mathsf{cout} \: << \: \mathsf{N}_{-}\mathsf{vec}[\mathsf{i}] \: << \: \mathsf{''} \: , \: " \: << \: \mathsf{peak}_{-}\mathsf{bw}[\mathsf{i}] \: << \: \mathsf{std} :: \mathsf{endl};
21
```



Figure 1: Results for Task 1c



#### 1.4 Task 1d - Maximum Number of atomicAdd() / s

The Numbers for the obtained atomicAdd()'s per second are in the legend of Figure 2 and the relevant code chunks in the listing below.

#### C++ Cuda Code for Maximum number of atomicAdd()

```
__global__ void cuda_5_1d(double *atomic_add_result)
 1
 2
 3
       atomicAdd(atomic_add_result, threadIdx.x);
 4
     }
 5
 6
          for ( size_t i=0; i<N_max; ++i){
 7
              for(int j=0; j < median_int; j++){
 8
 9
                   cudaDeviceSynchronize();
                   timer.reset();
10
                   cuda\_5\_1d{<<<}(\textbf{int})N\_vec[i],\;1{>>>}(x\_gpu);
11
12
                   cudaDeviceSynchronize();
13
                   timings.push_back(timer.get());
              }
14
15
          median_timings.push_back(findMedian(timings, median_int));
16
17
          timings.clear();
          \mathsf{std} :: \mathsf{cout} << \mathsf{N\_vec}[i] << ", " << \mathsf{N\_vec}[i]/\mathsf{median\_timings}[i] << \mathsf{std} :: \mathsf{endl};
18
19
20
          return EXIT_SUCCESS;
21
22
     }
```



Figure 2: Results for Task 1d



### 1.5 Task 1e - Peak FLOP's (i.e. $\alpha + = \beta \cdot \gamma$ ) for double's as GFLOPs/s (1 Point)

The Numbers obtained for the Peak Floating Point Rate for both GPU's are in the legend of figure 3 and the relevant code chunks in the listing below.

#### C++ Cuda Code Maximal Floating Point Rate

```
__global__ void cuda_5_1c(double *x, double *y, double *z, int N)
 1
 2
 3
        float a = x[blockldx.x*blockDim.x + threadldx.x];
 4
        float b = y[blockldx.x*blockDim.x + threadldx.x];
 5
 6
        for (int i = 0; i < 8*3000; i++) {
 7
          c += a * b;
 8
 9
       z[blockldx.x*blockDim.x + threadIdx.x] += c;
10
     }
11
12
     for (size_t i=0; i<N_max-N_min; ++i){
13
       for (int j=0; j < median_int; j++){
          cudaDeviceSynchronize();
14
15
          timer.reset();
          cuda_5_1c<<<((N_vec[i]+255)/256), 256>>>(gpu_x, gpu_y, gpu_z, N_vec[i]);
16
17
          cudaDeviceSynchronize();
18
          timings.push_back(timer.get());
19
        peak_flops.push_back((2*8*3000*N_vec[i]*pow(10, -9))/findMedian(timings, median_int));
20
21
        timings.clear();
       \mathsf{std} :: \mathsf{cout} \: << \: \mathsf{N}_{-}\mathsf{vec}[i] \: << \: \mathsf{"} \: , \: " \: << \: \mathsf{peak\_flops}[i] \: << \: \mathsf{std} :: \mathsf{endl} \: ;
22
```



Figure 3



## 2 Conjugate Gradients (5/5 Points)

### 2.1 Task 2a - A CUDA Kernel for the Matrix-Vector Product (1 Point)

Below the listing with the relevant code chunk for Task 2a.

#### C++ Cuda Code for 1a Kernel

```
1
       __global__ void CUDA_csr_matvec_product(size_t N, int * csr_rowoffsets , int * csr_colindices , double *
            csr_values, double *x, double *y)
 2
        for (int row = blockDim.x * blockIdx.x + threadIdx.x; row < N; row += gridDim.x * blockDim.x)
 3
 4
 5
           double val = 0;
           \mbox{for (int } jj = \mbox{csr\_rowoffsets [row]; } jj < \mbox{csr\_rowoffsets [row + 1]; } + + jj)
 6
 7
 8
             \mathsf{val} \ += \mathsf{csr\_values}[\,\mathsf{jj}\,\,] \ * \,\mathsf{x}[\,\,\mathsf{csr\_colindices}\,\,[\,\,\mathsf{jj}\,\,]];
 9
10
          y[row] = val;
11
12
     }
```



#### 2.2 Task 2b - CUDA Kernels for Vector Operations (2 Points)

Below the listings with the relevant code chunks for Task 2b.

C++ Cuda Code for 1a Kernel

```
__global__ void CUDA_dot_product(int N, double *x, double *y, double *result)
 1
 2
    {
3
       __shared__ double shared_mem[1024];
      double dot = 0;
 4
5
       for (int i = blockIdx.x * blockDim.x + threadIdx.x; i < N; i += blockDim.x * gridDim.x)
6
7
        dot += x[i] * y[i];
8
9
      shared_mem[threadIdx.x] = dot;
       for (int k = blockDim.x / 2; k > 0; k /= 2)
10
11
12
         _syncthreads();
        if (threadIdx.x < k)
13
14
15
          shared\_mem[threadIdx.x] += shared\_mem[threadIdx.x + k];
16
        }
17
18
       if (threadIdx.x == 0)
19
20
        atomicAdd(result, shared_mem[0]);
21
      }
22
    }
23
     __global__ void vectorAdd_Kernel_7(int N, double *x, double *y, double a)
24
25
26
      for (int i = blockldx.x * blockDim.x + threadldx.x; i < N; i += blockDim.x * gridDim.x)
27
        x[i] += a * y[i];
28
29
      }
    }
30
31
32
     __global__ void vectorAdd_Kernel_8(int N, double *x, double *y, double a)
33
34
      for (int i = blockIdx.x * blockDim.x + threadIdx.x; i < N; i += blockDim.x * gridDim.x)
35
        x[i] -= a * y[i];
36
37
38
    }
39
     __global__ void vectorAdd_Kernel_12(int N, double *x, double *y, double a)
40
41
      for (int i = blockIdx.x * blockDim.x + threadIdx.x; i < N; i += blockDim.x * gridDim.x)
42
43
        x[i] = y[i] + a * x[i];
44
45
46
```



## 2.3 Task 2c - Convergence Behaviour of CUDA Cojungate Gradient (1 Point)

Plots for Task 2!



Figure 4: Partial Results for Task 2c



Figure 5: Partial Results for Task 2c



#### 2.4 Task 2d - Which Parts are worthwile optimizing? (1 Point)

The addition kernels seem worthwhile optimizing!

C++ Console output for sqrt(N)

- 1 CG converged after 3454 iterations .
- 2 CUDA\_csr\_matvec\_product: 0.000002
- 3 CUDA\_dot\_product: 0.000253
- 4 vectorAdd\_Kernel\_7: 0.000288
- 5 vectorAdd\_Kernel\_8: 0.000291
- 6 vectorAdd\_Kernel\_12: 0.000288
- 7 Relative residual norm: 1.56973e-07 (should be smaller than 1e-6)
- $8 \mid t = 16.063496$